EPFL lab develops method for designing lower-power circuits

© 2020 isctock
© 2020 isctock
© 2020 isctock - An EPFL lab, has come up with a new type of logic diagram and related optimization methods, that can be used to design computer chips with a nearly 20% gain in energy efficiency, speed or size. The lab has just entered into a license agreement with Synopsys, a global leader in electronic design automation and chip fabrication software. EPFL's Integrated Systems Laboratory (LSI) has developed a method for reducing the power requirement of computer chips by mapping out their logic flows in an entirely new way. By using a different set of logic functions for the gates on the billions of transistors on electronic circuits, this system shortens the circuits' calculation steps. That means chip designers can make their chips either smaller, faster or more energy efficient. Industry leader Synopsys has just acquired the rights to use the technology through a non-exclusive license agreement. Streamed logic structures for more powerful chips Today most engineers use electronic design automation software to design circuits.
account creation

UM DIESEN ARTIKEL ZU LESEN, ERSTELLEN SIE IHR KONTO

Und verlängern Sie Ihre Lektüre, kostenlos und unverbindlich.



Ihre Vorteile

  • Zugang zu allen Inhalten
  • Erhalten Sie Newsmails für Neuigkeiten und Jobs
  • Anzeigen veröffentlichen

myScience